Full-time

Senior Digital Design and Verification Engineer

Posted by Synthara AG • Zürich, Zürich, Switzerland

📍 Zürich, Zürich 🕒 March 01, 2026

About the Role

Own the design and verification of part of our digital IP portfolio that wraps and integrates our compute-in-memory technology(ComputeRAM®): clean, synthesis-ready SystemVerilog RTL, plus UVM environments that reach coverage closure and de-risk silicon. You’ll specify and build register/bus interfaces, DMA, and control logic. Expect tight collaboration with custom design, backend, and software teams to hit PPA, coverage, and time-to-tapeout simultaneously.

What you’ll do

  • Implement RTL: memory-mapped control blocks, AXI/AHB/APB bridges, FIFOs/scoreboards, arbiters, DMA, and datapaths; write synthesis-friendly code with a clear reset/CDC strategy.
  • Extreme optimization for power, with a power-driven mindset and approach to design
  • Develop UVM testbenches (agents, sequencers, predictors, scoreboards); drive constrained-random + directed testing; close coverage (func/code/assertion).
  • GLS: run gate-level sims with SDF for critical paths; supp...

Ready to Apply?

Submit your application today and take the next step in your career journey with Synthara AG.

Apply Now